Skip to content
New issue

Have a question about this project? Sign up for a free GitHub account to open an issue and contact its maintainers and the community.

By clicking “Sign up for GitHub”, you agree to our terms of service and privacy statement. We’ll occasionally send you account related emails.

Already on GitHub? Sign in to your account

[wb_fmc130m_4ch] ADC clock current delay value not used #39

Open
lerwys opened this issue Oct 14, 2014 · 0 comments
Open

[wb_fmc130m_4ch] ADC clock current delay value not used #39

lerwys opened this issue Oct 14, 2014 · 0 comments

Comments

@lerwys
Copy link
Contributor

lerwys commented Oct 14, 2014

Problem: The current ADC clock delay used in the Delay primitive is not used. We only output the current delay for the data channels. This can cause confusion for the software, as the value read in the registers will not be the same as the value just written. This does not produce wrong results, but is confusing on readback tests, for instance.

Possible solution: Output the current ADC clock delay in another Wishbone register.

Sign up for free to join this conversation on GitHub. Already have an account? Sign in to comment
Labels
None yet
Projects
None yet
Development

No branches or pull requests

1 participant