Skip to content

Latest commit

 

History

History
35 lines (35 loc) · 3.53 KB

README.md

File metadata and controls

35 lines (35 loc) · 3.53 KB

Awesome-Sky130-IPs

Analog and Analog Mixed Signals (AMS)

PLL/DLL

  • x8 PLL Clock Multiplier: x8 Clock Multiplier.
  • Phase Locked Loop (PLL): A PLL is a negative feedback control system that generates an output clock signal whose phase is related to the phase of an input clock signal. A PLL can be used to multiply a low-frequency external reference clock (generated by a crystal oscillator) up to the operating frequency of the processor.

Comparators

Data Coverters

BGR

  • 1.8V BGR: 1V Bandgap Voltage Reference.
  • 0.7V BGR: 0.7V Bandgap Voltage Reference.

Power Converters

Operational Amplifiers

  • OpAmp: 2-stage, frequency-compensated OpAmp
  • OpAmp: General-Purpose OpAmp.
  • 2-stage OpAmp: A Two Stage CMOS Operational Amplifier
  • OpAmp: OpAmp by one of Zero to ASIC users.
  • DPGA: Digitally Programmable Gain Amplifier.

SerDes

  • SerDes: Digitally synthesizable architecture for SerDes

Digital

Digital Interfaces

  • USB 2.0 CDC Core: Verilog implementation of the Full Speed (12Mbit/s) USB communications device class (or USB CDC class). It implements the Abstract Control Model (ACM) subclass.