You signed in with another tab or window. Reload to refresh your session.You signed out in another tab or window. Reload to refresh your session.You switched accounts on another tab or window. Reload to refresh your session.Dismiss alert
For formal verification, I could use a feature which allows me to instantiate two instances of the same module, and enforce them into a equal, but random, state, and then analyzing how the two modules deviate from each other during clock cycles.
Is there easy way to export an extra signal out from module, which would be a bitvector of all internal DFFs' outputs?
reacted with thumbs up emoji reacted with thumbs down emoji reacted with laugh emoji reacted with hooray emoji reacted with confused emoji reacted with heart emoji reacted with rocket emoji reacted with eyes emoji
-
For formal verification, I could use a feature which allows me to instantiate two instances of the same module, and enforce them into a equal, but random, state, and then analyzing how the two modules deviate from each other during clock cycles.
Is there easy way to export an extra signal out from module, which would be a bitvector of all internal DFFs' outputs?
Beta Was this translation helpful? Give feedback.
All reactions